Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Luo, Zhicong | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2018-08-21T05:53:46Z | - |
dc.date.available | 2018-08-21T05:53:46Z | - |
dc.date.issued | 2018-06-01 | en_US |
dc.identifier.issn | 2156-3357 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JETCAS.2018.2796381 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145130 | - |
dc.description.abstract | A high-voltage-tolerant and power-efficient stimulator with adaptive power supply is proposed and realized in a 0.18- mu m 1.8-V/3.3-V CMOS process. The self-adaption bias technique and stacked MOS configuration are used to prevent issues of electrical overstress and gate-oxide reliability in low-voltage transistors. The on-chip high-voltage generator uses a pulse-skip regulation scheme to generate a variable dc supply voltage for the stimulator by detecting the headroom voltage on the electrode sites. With a dc input voltage of 3.3 V, the onchip high-voltage generator provides an adjustable dc output voltage from 6.7 to 12.3 V at a step of 0.8 V, which results in a maximal system power efficiency of 56% at a 2400-mu A stimulus current. The charge mismatch of the stimulator is down to 1.7% in the whole stimulus current range of 200-3000 mu A. The in vivo experiments verified that epileptic seizures could be suppressed by the electrical stimulation provided by the proposed stimulator. In addition, the reliability measurements verified that the proposed stimulator is robust for electrical stimulation in medical applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Epileptic seizure suppression | en_US |
dc.subject | charge balance | en_US |
dc.subject | charge pump | en_US |
dc.subject | power efficiency | en_US |
dc.subject | high-voltage-tolerant | en_US |
dc.subject | stimulator | en_US |
dc.title | A High-Voltage-Tolerant and Power-Efficient Stimulator With Adaptive Power Supply Realized in Low-Voltage CMOS Process for Implantable Biomedical Applications | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JETCAS.2018.2796381 | en_US |
dc.identifier.journal | IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 8 | en_US |
dc.citation.spage | 178 | en_US |
dc.citation.epage | 186 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | 生醫電子轉譯研究中心 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.contributor.department | Biomedical Electronics Translational Research Center | en_US |
dc.identifier.wosnumber | WOS:000435178400003 | en_US |
Appears in Collections: | Articles |