完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lai, Wei-Ting | en_US |
dc.contributor.author | Yang, Kuo-Ching | en_US |
dc.contributor.author | Liao, Po-Hsiang | en_US |
dc.contributor.author | George, Tom | en_US |
dc.contributor.author | Li, Pei-Wen | en_US |
dc.date.accessioned | 2019-04-03T06:36:44Z | - |
dc.date.available | 2019-04-03T06:36:44Z | - |
dc.date.issued | 2016-02-11 | en_US |
dc.identifier.issn | 2296-8016 | en_US |
dc.identifier.uri | http://dx.doi.org/10.3389/fmats.2016.00005 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146005 | - |
dc.description.abstract | We report the first-of-its-kind, self-organized gate-stack heterostructure of Ge-dot/SiO2/SiGe-shell on Si fabricated in a single step through the selective oxidation of a SiGe-nanopatterned pillar over a Si3N4 buffer layer on a Si substrate. Process-controlled tunability of the Ge-dot size (7.5-90 nm), the SiO2 thickness (3-4 nm), and the SiGe-shell thickness (2-15 nm) have been demonstrated, enabling a practically achievable core building block for Ge-based metal-oxide-semiconductor (MOS) devices. Detailed morphologies, structural, and electrical interfacial properties of the SiO2/Ge-dot and SiO2/SiGe interfaces were assessed using transmission electron microscopy, energy dispersive X-ray spectroscopy, and temperature-dependent high/low-frequency capacitance-voltage measurements. Notably, NiGe/SiO2/SiGe and Al/SiO2/Ge-dot/SiO2/SiGe MOS capacitors exhibit low interface trap densities of as low as 3-5 x 10(11) cm(-2) eV(-1) and fixed charge densities of 1-5 x 10(11) cm(-2), suggesting good-quality SiO2/SiGe-shell and SiO2/Ge-dot interfaces. In addition, the advantage of having single-crystalline Si1-xGex shell (x > 0.5) in a compressive stress state in our self-aligned gate-stack heterostructure has great promise for possible SiGe (or Ge) MOS nanoelectronic and nanophotonic applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | gate-stack | en_US |
dc.subject | SiGe | en_US |
dc.subject | self-organized | en_US |
dc.subject | Ge dot | en_US |
dc.subject | interface | en_US |
dc.subject | size-tunable | en_US |
dc.subject | MOSIN | en_US |
dc.title | Gate-Stack Engineering for Self-Organized Ge-dot/SiO2/SiGe-Shell MOS Capacitors | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.3389/fmats.2016.00005 | en_US |
dc.identifier.journal | FRONTIERS IN MATERIALS | en_US |
dc.citation.volume | 3 | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000393638100001 | en_US |
dc.citation.woscount | 4 | en_US |
顯示於類別: | 期刊論文 |