完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Xin-Ruen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:20:31Z-
dc.date.available2014-12-08T15:20:31Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7456-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/14612-
dc.description.abstractWith a Viterbi decoder, the bit error probability of a communication system can be reduced. However, the power consumption of exploiting Viterbi decoder is an overhead to systems. In the Viterbi decoder, the survivor memory unit (SMU) is the most power critical due to data exchanging. A low-power radix-4 Viterbi decoder based on a differential cascode voltage switch with pass gate (DCVSPG) pulsed latch with sharing technique is proposed to process two bits concurrently. The dynamic power of SMU is reduced by the sharing technique. Moreover, the smaller clock loading also leads to power-efficient characteristic. Based on UMC 90nm process, the simulation results show the proposed Viterbi decoder with sharing technique could achieve better power scheme with energy efficiency 0.128 nJ/bit at 0.9V.en_US
dc.language.isoen_USen_US
dc.subjectpulsed latchen_US
dc.subjectDCVSPGen_US
dc.subjectViterbi decoderen_US
dc.titleA Low-Power Radix-4 Viterbi Decoder Based on DCVSPG Pulsed Latch with Sharing Techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS)en_US
dc.citation.spage1203en_US
dc.citation.epage1206en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000296009300303-
顯示於類別:會議論文