Title: A 3-GHz, 22-ps/dec Dynamic Comparator using Negative Resistance Combined with Input Pair
Authors: Chen, Bo-Wei
Wang, Jen-Peng
Tsai, Chia-Ming
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Comparator;negative resistance;transconductance boosting
Issue Date: 1-Jan-2010
Abstract: A high speed, low delay/log(Delta Vin) dynamic comparator using negative resistance combined with input differential pair is proposed and designed in TSMC 90nm CMOS process technology. The delay/log(Delta Vin) of the comparator is 22ps/dec and consumes 213 mu W at 3GHz clock rate and 1.2V supply. The standard deviation of the comparator input refer offset is 25mV.
URI: http://hdl.handle.net/11536/146307
Journal: PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS)
Begin Page: 648
End Page: 651
Appears in Collections:Conferences Paper