Full metadata record
DC FieldValueLanguage
dc.contributor.authorLiao, Wen-Shiangen_US
dc.contributor.authorChen, Tung-Hungen_US
dc.contributor.authorLin, Hsin-Hungen_US
dc.contributor.authorChang, Wen-Tungen_US
dc.date.accessioned2019-04-03T06:47:05Z-
dc.date.available2019-04-03T06:47:05Z-
dc.date.issued2007-01-01en_US
dc.identifier.isbn978-0-8194-6639-6en_US
dc.identifier.issn0277-786Xen_US
dc.identifier.urihttp://dx.doi.org/10.1117/12.708935en_US
dc.identifier.urihttp://hdl.handle.net/11536/146511-
dc.description.abstractA 100 angstrom-thick SiGe (22.5%) channel MOSFET with gate length down to 40nm has been successfully integrated with 14 angstrom nitrided gate oxide as well as a 1200 angstrom high-compressive PECVD ILD-SiNx stressing layer as the contact etching stop layer (CESL) that enhances the PMOS electron mobility with +33% current gain. To achieve a poly-Si gate length target of 400 angstrom (40nm), a 193nm scanner lithography and an aggressive oxide hard mask etching techniques were used. First, a 500 angstrom-thick TEOS hard mask layer was deposited upon the 1500 angstrom A-thick poly-Si gate electrode. Second, both 1050 angstrom-thick bottom anti-reflective coating (BARC) and 2650 angstrom-thick photoresist (P/R) were coated and a 193nm scanner lithography tool was used for the gate layout patterning with nominal logic 90nm exposure energy. Then, a deep sub-micron plasma etcher was used for an aggressive P/R and BARC trimming down processing and the TEOS hard mask was subsequently plasma etched in another etching chamber without breaking the plasma etcher's vacuum. Continuously, the P/R and BARC were removed with a plasma ashing and RCA cleaning. Moreover, the patterned Si-fin capping oxide can be further trimmed down with a diluted HF(aq) solution (DHF) while rendering the RCA cleaning process and the remained TEOS hard mask is still thick enough for the subsequent poly-Si gate main etching. Finally, an ultra narrow poly-Si gate length of 40nm with promising PMOS drive current enhancement can be formed through a second poly-Si etching, which is above the underneath SiGe (22.5%) conduction channel as well as its upper 14 angstrom-thick nitrided gate oxide.en_US
dc.language.isoen_USen_US
dc.subjectSiGe-channel MOSFETen_US
dc.subjectCESLen_US
dc.subject193nm scanner lithographyen_US
dc.subjectBARCen_US
dc.subjectphotoresist trimming downen_US
dc.subjectTEOS hard mask etchingen_US
dc.subjectpoly-Si etchingen_US
dc.titleA thick CESL stressed ultra-small (Lg=40nm) SiGe-channel MOSFET fabricated with 193nm scanner lithography and TEOS hard mask etchingen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1117/12.708935en_US
dc.identifier.journalOPTICAL MICROLITHOGRAPHY XX, PTS 1-3en_US
dc.citation.volume6520en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000248110300158en_US
dc.citation.woscount0en_US
Appears in Collections:Conferences Paper


Files in This Item:

  1. ce2c6d8640896c8ce8c01a9c1e71ea6b.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.