Full metadata record
DC FieldValueLanguage
dc.contributor.authorHung, Jui-Huien_US
dc.contributor.authorChen, Sau-Geeen_US
dc.date.accessioned2014-12-08T15:20:35Z-
dc.date.available2014-12-08T15:20:35Z-
dc.date.issued2011-11-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1587/transfun.E94.A.2246en_US
dc.identifier.urihttp://hdl.handle.net/11536/14670-
dc.description.abstractThis work first investigates two existing check node unit (CNU) architectures for LDPC decoding: self-message-excluded CNU (SME-CNU) and two-minimum CNU (TM-CNU) architectures, and analyzes their area and timing complexities based on various realization approaches. Compared to TM-CNU architecture, SME-CNU architecture is faster in speed but with much higher complexity for comparison operations. To overcome this problem, this work proposes a novel systematic optimization algorithm for comparison operations required by SME-CNU architectures. The algorithm can automatically synthesize an optimized fast comparison operation that guarantees a shortest comparison delay time and a minimized total number of 2-input comparators. High speed is achieved by adopting parallel divide-and-conquer comparison operations, while the required comparators are minimized by developing a novel set construction algorithm that maximizes shareable comparison operations. As a result, the proposed design significantly reduces the required number of comparison operations, compared to conventional SME-CNU architectures, under the condition that both designs have the same speed performance. Besides, our preliminary hardware simulations show that the proposed design has comparable hardware complexity to low-complexity TM-CNU architectures.en_US
dc.language.isoen_USen_US
dc.subjectchannel codingen_US
dc.subjectLDPC decoderen_US
dc.subjectcomparison operationen_US
dc.subjectalgorithmen_US
dc.subjecthardwareen_US
dc.titleA Fast Systematic Optimized Comparison Algorithm for CNU Design of LDPC Decodersen_US
dc.typeArticleen_US
dc.identifier.doi10.1587/transfun.E94.A.2246en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE94Aen_US
dc.citation.issue11en_US
dc.citation.spage2246en_US
dc.citation.epage2253en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000296673300023-
dc.citation.woscount0-
Appears in Collections:Articles


Files in This Item:

  1. 000296673300023.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.