Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Hung, Jui-Hui | en_US |
| dc.contributor.author | Chen, Sau-Gee | en_US |
| dc.date.accessioned | 2014-12-08T15:20:35Z | - |
| dc.date.available | 2014-12-08T15:20:35Z | - |
| dc.date.issued | 2011-11-01 | en_US |
| dc.identifier.issn | 0916-8508 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1587/transfun.E94.A.2246 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/14670 | - |
| dc.description.abstract | This work first investigates two existing check node unit (CNU) architectures for LDPC decoding: self-message-excluded CNU (SME-CNU) and two-minimum CNU (TM-CNU) architectures, and analyzes their area and timing complexities based on various realization approaches. Compared to TM-CNU architecture, SME-CNU architecture is faster in speed but with much higher complexity for comparison operations. To overcome this problem, this work proposes a novel systematic optimization algorithm for comparison operations required by SME-CNU architectures. The algorithm can automatically synthesize an optimized fast comparison operation that guarantees a shortest comparison delay time and a minimized total number of 2-input comparators. High speed is achieved by adopting parallel divide-and-conquer comparison operations, while the required comparators are minimized by developing a novel set construction algorithm that maximizes shareable comparison operations. As a result, the proposed design significantly reduces the required number of comparison operations, compared to conventional SME-CNU architectures, under the condition that both designs have the same speed performance. Besides, our preliminary hardware simulations show that the proposed design has comparable hardware complexity to low-complexity TM-CNU architectures. | en_US |
| dc.language.iso | en_US | en_US |
| dc.subject | channel coding | en_US |
| dc.subject | LDPC decoder | en_US |
| dc.subject | comparison operation | en_US |
| dc.subject | algorithm | en_US |
| dc.subject | hardware | en_US |
| dc.title | A Fast Systematic Optimized Comparison Algorithm for CNU Design of LDPC Decoders | en_US |
| dc.type | Article | en_US |
| dc.identifier.doi | 10.1587/transfun.E94.A.2246 | en_US |
| dc.identifier.journal | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | en_US |
| dc.citation.volume | E94A | en_US |
| dc.citation.issue | 11 | en_US |
| dc.citation.spage | 2246 | en_US |
| dc.citation.epage | 2253 | en_US |
| dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
| dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
| dc.identifier.wosnumber | WOS:000296673300023 | - |
| dc.citation.woscount | 0 | - |
| Appears in Collections: | Articles | |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.

