標題: | A Novel Nanoinjection Lithography (NInL) Technology and Its Application for 16-nm Node Device Fabrication |
作者: | Chen, Hou-Yu Chen, Chun-Chi Hsueh, Fu-Kuo Liu, Jan-Tsai Shy, Shyi-Long Wu, Cheng-San Chien, Chao-Hsin Hu, Chenming Huang, Chien-Chao Yang, Fu-Liang 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Direct-write;electron beam (e-beam);FinFET;nanoinjection lithography (NInL);static random access memory (SRAM) |
公開日期: | 1-十一月-2011 |
摘要: | For more than 45 years, photon-and electron-sensitive materials have been used to produce pattern-transfer masks in the lithographic manufacturing of integrated circuits. With the semiconductor technology feature size continuing to shrink and the requirements of low-variability and low-cost manufacturing, optical lithography is driven to its limits. In this paper, we report a novel nanoinjection lithography (NInL) technique that employs electron-beam-assisted deposition to form pattern-transfer hard mask in a direct-write deposit approach. By scanning the 4.6-nm-diameter electron beam while injecting a suitable organometallic precursor gas around the location of e-beam and just above the substrate, we form a high-density (pitch: 40 nm) high-uniformity (3-sigma linewidth roughness: 2 nm) hard mask for subsequent etching without using proximity-effect correction techniques. Furthermore, this technique can also directly deposit a metal pattern for interconnect or a dielectric pattern without the need for separate metal or dielectric deposition, photoresist etch-mask, and etching processes. The NInL approach simplifies the hard-mask creation or even metal or dielectric pattern creation process modules from five or tens of steps to only a single step. Therefore, it saves both photomask making and wafer processing costs. In addition, room-temperature NInL deposition of conductor/dielectric materials enables the fabrication of small versatile devices and circuits. For demonstration, we fabricated a functional 16-nm six-transistor static random access memory (SRAM) cell (area: occupying only 0.039 mu m(2)), 43% the size of the smallest previously reported SRAM cell, using the FinFET structure and a dynamic V(dd) regulator approach. The NInL technique offers a new way of exploring low-volume high-value 16-nm complementary metal-oxide-semiconductor (CMOS) devices and circuit designs with minimal additional investment and obtains early access to extreme CMOS scaling. |
URI: | http://dx.doi.org/10.1109/TED.2011.2163938 http://hdl.handle.net/11536/14690 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2011.2163938 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 58 |
Issue: | 11 |
起始頁: | 3678 |
結束頁: | 3686 |
顯示於類別: | 期刊論文 |