完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | You, Wei-Xiang | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.date.accessioned | 2019-04-02T06:00:45Z | - |
dc.date.available | 2019-04-02T06:00:45Z | - |
dc.date.issued | 2018-10-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2018.2866125 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/148188 | - |
dc.description.abstract | With the aid of an analytical and general model, this paper investigates the intrinsic difference in the negative-capacitance (NC) effect and design space between semiconductor-on-insulator(SOI) and double-gate (DG) metal-ferroelectric-insulator-semiconductor-type NC field-effect transistors (NCFETs) with a 2-D semiconducting transition-metal-dichalcogenide channel (2-D NCFET). By examining the distributions of internal charge, voltage gain, and capacitance matching over the whole bias range, the intrinsic difference in NC effects between these two topologies is pointed out and explained. Our study indicates that for an intrinsic DG 2-D NCFET, it is difficult to achieve sub-2.3 kT/q average subthreshold swing (SS). By contrast, the bias-dependent subthreshold internal charge and larger curvature of ferroelectric capacitance due to the independent backgate in the SOI 2-D NCFET enable larger design space and sub-2.3 kT/q average SS, making it more suitable for low-power applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 2 D semiconductors | en_US |
dc.subject | double gate (DG) | en_US |
dc.subject | ferroelectric field effect transistor (FET) | en_US |
dc.subject | Landau-Khalatnikov (L-K) equation | en_US |
dc.subject | metal-ferroelectric-insulator-semiconductor (MFIS)-type negative-capacitance (NC) FET (NCFET) | en_US |
dc.subject | semiconductor-on-insulator (SOI) | en_US |
dc.subject | transitionmetal-dichalcogenide (TMD) | en_US |
dc.title | Intrinsic Difference Between 2-D Negative-Capacitance FETs With Semiconductor-on-Insulator and Double-Gate Structures | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2018.2866125 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 65 | en_US |
dc.citation.spage | 4196 | en_US |
dc.citation.epage | 4201 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000445239700021 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |