標題: | A 2-GS/s 8-Bit ADC Featuring Virtual-Ground Sampling Interleaved Architecture in 28-nm CMOS |
作者: | Wang, X. Shawn Jin, Xin Du, Jieqiong Li, Yilei Du, Yuan Wong, Chien-Heng Kuan, Yen-Cheng Chan, Chi-Hang Chang, Mau-Chung Frank 電子工程學系及電子研究所 國際半導體學院 Department of Electronics Engineering and Institute of Electronics International College of Semiconductor Technology |
關鍵字: | Analog-to-digital converter (ADC);virtual-ground sampling;SAR;time-interleaved |
公開日期: | 1-Nov-2018 |
摘要: | This brief presents a two-way time-interleaved twostep pipelined analog-to-digital converter (ADC) architecture built upon a new concept of virtual-ground sampling, featuring merged front-end track-and-hold, residue generation, input termination, and buffering. This architecture is investigated to alleviate the front-end performance tradeoff among the total-harmonic- distortion, bandwidth, and sampling rate (interleaving factor). A 2-GS/s 8b ADC using the new architecture was designed and fabricated in 28-nm CMOS, achieving 43-dB SNDR and 55-dB SFDR up to Nyquist frequency. |
URI: | http://dx.doi.org/10.1109/TCSII.2017.2758323 http://hdl.handle.net/11536/148393 |
ISSN: | 1549-7747 |
DOI: | 10.1109/TCSII.2017.2758323 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS |
Volume: | 65 |
起始頁: | 1534 |
結束頁: | 1538 |
Appears in Collections: | Articles |