完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Yen-Chinen_US
dc.contributor.authorLin, Chienen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLin, Shuen_US
dc.date.accessioned2019-04-02T06:00:26Z-
dc.date.available2019-04-02T06:00:26Z-
dc.date.issued2019-03-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2018.2875311en_US
dc.identifier.urihttp://hdl.handle.net/11536/148852-
dc.description.abstractIn this paper, a (21150, 19050) globally-coupled low-density parity check (GC-LDPC) code designed for NAND flash memories is presented. The proposed LDPC code comprises three disjoint subcodes which can be decoded independently. This highly structural parity check matrix contributes to efficient decoder implementation and flexible decoding flow control. Moreover, a two-phase local/global decoding procedure optimized for the proposed GC-LDPC code is introduced. Scenarios of collaborative decoding that leverages the special code structures are discussed. In the proposed decoder architecture, the pipelined processing elements with scheduling are employed to reduce the critical path and decoding latency as well. Implemented in UMC 65 nm process, the post-layout simulation shows a maximum decoding throughput of 432 Gb/s with the chip area 3.376 mm(2).en_US
dc.language.isoen_USen_US
dc.subjectGlobally-coupled LDPC codesen_US
dc.subjecttwo-phase local/global iterative decodingen_US
dc.subjectemerging memory ECCen_US
dc.titleA (21150,19050) GC-LDPC Decoder for NAND Flash Applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2018.2875311en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume66en_US
dc.citation.spage1219en_US
dc.citation.epage1230en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000458230700028en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文