標題: A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
作者: Chung, Yung-Hui
Wu, Jieh-Tsorng
交大名義發表
National Chiao Tung University
公開日期: 2009
摘要: a 10-bit 100-MS/s two-step ADC was fabricated using a 90 nm CMOS technology. To reduce power dissipation, the ADC uses latch-type comparators for signal digitalization and an open-loop amplifier for residue amplification. The linearity of the residue amplifier is enhanced by digital background calibration. The resolution of the comparators is improved by analog offset calibration. The ADC consumes 6mW from a 1V supply. Measured SNR and SFDR are 58.2 dB and 75 dB respectively. Measured ENOB is 9.34b. The FOM is 100 fJ per conversion-step.
URI: http://hdl.handle.net/11536/14996
http://dx.doi.org/10.1109/ASSCC.2009.5357197
ISBN: 978-1-4244-4434-2
DOI: 10.1109/ASSCC.2009.5357197
期刊: 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)
起始頁: 137
結束頁: 140
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000298194200035.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.