Full metadata record
DC FieldValueLanguage
dc.contributor.authorTsai, JMen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2019-04-02T05:59:25Z-
dc.date.available2019-04-02T05:59:25Z-
dc.date.issued1997-12-01en_US
dc.identifier.issn1350-2425en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-com:19971685en_US
dc.identifier.urihttp://hdl.handle.net/11536/150171-
dc.description.abstractA novel architecture and an enhanced approach to a flexible, starvation-free ATM QoS managing function is proposed. To meet the stringent timing constraint of the delay QoSs, both high-speed sorter and subtracter are exploited to sort the priority value as well as to process the priority value. The subtractive policy is used to prevent starvation and to assign the priority of each output queue. In addition, to prevent underflow of priority value and to process the empty queue situation, both renormalisation circuit and empty flag are exploited to perform the normalisation function. Simulation results show that the throughput of the enhanced architecture is more than 50 M output requests per second (21.2 Gbit/s for ATM cells) by using a 1.2 mu m CMOS process. The proposed architecture can be cascadable, making it very suitable for complex QoS management.en_US
dc.language.isoen_USen_US
dc.subjectATM systemsen_US
dc.subjectISDNen_US
dc.subjectquality of serviceen_US
dc.subjectschedulingen_US
dc.titleNovel architecture for ATM QoS managementen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-com:19971685en_US
dc.identifier.journalIEE PROCEEDINGS-COMMUNICATIONSen_US
dc.citation.volume144en_US
dc.citation.spage412en_US
dc.citation.epage418en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000073870100009en_US
dc.citation.woscount2en_US
Appears in Collections:Articles