完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, HH | en_US |
dc.contributor.author | Wu, JC | en_US |
dc.date.accessioned | 2019-04-02T05:59:24Z | - |
dc.date.available | 2019-04-02T05:59:24Z | - |
dc.date.issued | 1998-10-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/4.720407 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150293 | - |
dc.description.abstract | A high-speed complementary metal-oxide-semiconductor (CMOS) programmable divide-by-N frequency divider was proposed, Using a new end-of-count (EOC) detecting and reloading algorithm, the reloading delay is distributed over three clock cycles, which increases the operating frequency. The simulated operating frequency of the new counter is 581 MHz, which is 2.2 times higher than that of a conventional programmable counter. The new programmable counter was implemented in a 0.8-mu m CMOS technology. The active die area is 480 x 100 mu m. The counter was measured to operate at 723 MHz with 5 V power supply and dissipates 17.12 mW. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | CMOS digital integrated circuits | en_US |
dc.subject | flip-flop circuits | en_US |
dc.subject | logic design | en_US |
dc.subject | phase-locked loops | en_US |
dc.subject | programmable circuits | en_US |
dc.title | A 723-MHz 17.2-mW CMOS programmable counter | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/4.720407 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 33 | en_US |
dc.citation.spage | 1572 | en_US |
dc.citation.epage | 1575 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000076051800016 | en_US |
dc.citation.woscount | 18 | en_US |
顯示於類別: | 期刊論文 |