Full metadata record
DC FieldValueLanguage
dc.contributor.authorHsu, CCen_US
dc.contributor.authorWu, HTen_US
dc.date.accessioned2019-04-02T06:04:42Z-
dc.date.available2019-04-02T06:04:42Z-
dc.date.issued2003-01-01en_US
dc.identifier.urihttp://dx.doi.org/10.1109/VLSIC.2003.1221222en_US
dc.identifier.urihttp://hdl.handle.net/11536/150602-
dc.description.abstractA high-speed high-resolution sample-and-hold amplifier (SHA) is designed for time-interleaved analog-to-digital converter applications. Using the techniques of precharging and output capacitor coupling can mitigate the stringent performance requirements for the opamp, resulting in low power dissipation. Implemented in a standard 0.25 mum CMOS technology, the SHA achieves 80 dB spurious-free dynamic range (SFDR) for a 1.8 Vpp output at 100 MHz Nyquist sampling rate. The SHA occupies a die area of 0.35 mm(2) and dissipates 33 mW from a single 2.5 V supply.en_US
dc.language.isoen_USen_US
dc.titleA CMOS 33-mW 100-MHz 80-dB SFDR sample-and-hold amplifieren_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/VLSIC.2003.1221222en_US
dc.identifier.journal2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERSen_US
dc.citation.spage263en_US
dc.citation.epage266en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000185582200073en_US
dc.citation.woscount2en_US
Appears in Collections:Conferences Paper