Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hsu, CC | en_US |
dc.contributor.author | Wu, HT | en_US |
dc.date.accessioned | 2019-04-02T06:04:42Z | - |
dc.date.available | 2019-04-02T06:04:42Z | - |
dc.date.issued | 2003-01-01 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/VLSIC.2003.1221222 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150602 | - |
dc.description.abstract | A high-speed high-resolution sample-and-hold amplifier (SHA) is designed for time-interleaved analog-to-digital converter applications. Using the techniques of precharging and output capacitor coupling can mitigate the stringent performance requirements for the opamp, resulting in low power dissipation. Implemented in a standard 0.25 mum CMOS technology, the SHA achieves 80 dB spurious-free dynamic range (SFDR) for a 1.8 Vpp output at 100 MHz Nyquist sampling rate. The SHA occupies a die area of 0.35 mm(2) and dissipates 33 mW from a single 2.5 V supply. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A CMOS 33-mW 100-MHz 80-dB SFDR sample-and-hold amplifier | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/VLSIC.2003.1221222 | en_US |
dc.identifier.journal | 2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 263 | en_US |
dc.citation.epage | 266 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000185582200073 | en_US |
dc.citation.woscount | 2 | en_US |
Appears in Collections: | Conferences Paper |