標題: A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background. calibration
作者: Lee, Zwei-Mei
Wang, Cheng-Yeh
Wu, Jieh-Tsorng
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2006
摘要: A 15-bit 125-MS/s two-channel time-interleaved pipelined ADC is fabricated in a 0.18 mu m CMOS technology, and achieves 91.9 dB SFDR, 69.9 dB SNDR for a 9.99 MHz input. The ADC uses a single sample-and-hold amplifier which employs a precharging circuit technique to mitigate the performance requirements for its opamp. Digital background calibration is applied to maintain the conversion linearity of each AID channel and also correct both gain and offset mismatches between the two channels. Excluding I/O buffers, the chip occupies an area of 4.3 x 4.3 mm(2) and dissipates 909 mW from a 1.8 V supply.
URI: http://hdl.handle.net/11536/17157
http://dx.doi.org/10.1109/CICC.2006.320912
ISBN: 1-4244-0075-9
DOI: 10.1109/CICC.2006.320912
期刊: PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE
起始頁: 209
結束頁: 212
顯示於類別:會議論文


文件中的檔案:

  1. 000243380700044.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。