Title: Wafer-level three-dimensional integrated circuits (3D IC): Schemes and key technologies
Authors: Lai, Ming-Fang
Li, Shih-Wei
Shih, Jian-Yu
Chen, Kuan-Neng
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Three-dimensional integrated circuits (3D IC);Through-silicon via (TSV);Wafer bonding
Issue Date: 1-Nov-2011
Abstract: Schemes and key technologies of wafer-level three-dimensional integrated circuits (3D IC) are reviewed and introduced in this paper. Direction of wafer stacking, methods of wafer bonding, fabrication of through-silicon via (TSV), and classification of wafer type are options for 3D IC schemes. Key technologies, such as alignment. Cu bonding, and TSV fabrication, are described as well. Better performance, lower cost, and more functionality of future electronic products become feasible with 3D IC concept application. (C) 2011 Elsevier B.V. All rights reserved.
URI: http://dx.doi.org/10.1016/j.mee.2011.05.036
http://hdl.handle.net/11536/15065
ISSN: 0167-9317
DOI: 10.1016/j.mee.2011.05.036
Journal: MICROELECTRONIC ENGINEERING
Volume: 88
Issue: 11
Begin Page: 3282
End Page: 3286
Appears in Collections:Articles


Files in This Item:

  1. 000298461700018.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.