Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Patyal, Abhishek | en_US |
dc.contributor.author | Pan, Po-Cheng | en_US |
dc.contributor.author | Asha, K. A. | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Chi, Hao-Yu | en_US |
dc.contributor.author | Liu, Chien-Nan | en_US |
dc.date.accessioned | 2019-04-02T06:04:25Z | - |
dc.date.available | 2019-04-02T06:04:25Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1145/3195970.3195990 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150756 | - |
dc.description.abstract | Modern analog placement techniques require consideration of current path and symmetry constraints. The symmetry pairs can be efficiently packed using the symmetry island configurations, but not all these configurations result in minimum gate interconnection, which can impact the overall circuit routing and performance. This paper proposes the first work that reformulates this problem considering all of them together in the form of Parallel Current Path (PCP) constraints. Then a placement algorithm satisfying these constraints is formulated to reduce a vast search space via efficient sequence pair manipulation. Experimental results show that this formulation and algorithm can satisfy all the constraints in a more tightly packed configuration, resulting in lesser routing length, reduced parasitics and thus better post-layout performance. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Analog Layout Synthesis | en_US |
dc.subject | PCP Constraints | en_US |
dc.subject | Sequence Pair | en_US |
dc.title | Analog Placement with Current Flow and Symmetry Constraints using PCP-SP | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1145/3195970.3195990 | en_US |
dc.identifier.journal | 2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC) | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000446034500004 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Conferences Paper |