標題: | Error Characterization and ECC Usage Relaxation beyond 20nm Floating Gate NAND Flash Memory |
作者: | Ku, S. H. Lin, T. W. Cheng, C. H. Lee, C. W. Chen, Ti-Wen Tsai, Wen-Jer Lu, T. C. Lu, W. P. Chen, K. C. Wang, Tahui Lu, Chih-Yuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-一月-2018 |
摘要: | Endurance of floating gate flash memories at 19nm node and beyond is studied comprehensively. Experiments reveal that the random telegraph noise (RTN) would degrade the read margin with a tail, which quickly reshapes into a symmetric Gaussian form in a lightly-stressed state. After heavy stress, the lower part of tail would spread further while the upper part keeps roughly overlapped with that during fresh. This unique behavior, which was firstly measured by the self-established Budget Product Tester (BPT), can be explained by stress-induced hole trap creation. To investigate the impact of RTN on operation window, a novel algorithm of Multi-Times-Verify accompanied with the optimal Read-Retry (MTVR2) is proposed and validated by BPT. The advantage of MTVR2 to reduce the requirement of Error-Correcting Code (ECC) bit is demonstrated. Finally, the improvement of bit error rate (BER) in TLC operation with MTVR(2 )is also evaluated. |
URI: | http://hdl.handle.net/11536/150786 |
ISSN: | 2330-7978 |
期刊: | 2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW) |
起始頁: | 50 |
結束頁: | 53 |
顯示於類別: | 會議論文 |