完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hung, Chia-Tse | en_US |
dc.contributor.author | Huang, Yu-Ping | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2019-04-02T06:04:37Z | - |
dc.date.available | 2019-04-02T06:04:37Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/151099 | - |
dc.description.abstract | A 40 Gbh PAM-4 receiver comprised of continuous-time linear equalizer (CTLE) and 2-tap decision-feedback equalizers (DFE) based on a novel level tracking circuit (ANLT) is proposed. A sign-sign LMS engine is embedded for the DFE and ANLT coefficients adaptation to accommodate different channel loss. The ANLT is capable of automatically tracking a non-evenly spaced PAM-4 signal, allowing the receiver to demodulate a distorted input with 2-bit flash ADCs. Fabricated in a TSMC 40nm CMOS technology, the whole receiver consumes 241.8 m1V at 40 Gb/s operation. Core area is 0.274mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Pulse-amplitude modulaiton (PAM) | en_US |
dc.subject | continuous time linear equalizer (CTLE) | en_US |
dc.subject | decision-feedback equalizer (DFE) | en_US |
dc.subject | automatically non-even level tracking (ANLT) | en_US |
dc.subject | sign-sign least mean square (SS-LMS) | en_US |
dc.title | A 40 Gb/s PAM-4 Receiver with 2-Tap DFE Based on Automatically Non-Even Level Tracking | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 213 | en_US |
dc.citation.epage | 214 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000459847500065 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |