完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHung, Chia-Tseen_US
dc.contributor.authorHuang, Yu-Pingen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2019-04-02T06:04:37Z-
dc.date.available2019-04-02T06:04:37Z-
dc.date.issued2018-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/151099-
dc.description.abstractA 40 Gbh PAM-4 receiver comprised of continuous-time linear equalizer (CTLE) and 2-tap decision-feedback equalizers (DFE) based on a novel level tracking circuit (ANLT) is proposed. A sign-sign LMS engine is embedded for the DFE and ANLT coefficients adaptation to accommodate different channel loss. The ANLT is capable of automatically tracking a non-evenly spaced PAM-4 signal, allowing the receiver to demodulate a distorted input with 2-bit flash ADCs. Fabricated in a TSMC 40nm CMOS technology, the whole receiver consumes 241.8 m1V at 40 Gb/s operation. Core area is 0.274mm(2).en_US
dc.language.isoen_USen_US
dc.subjectPulse-amplitude modulaiton (PAM)en_US
dc.subjectcontinuous time linear equalizer (CTLE)en_US
dc.subjectdecision-feedback equalizer (DFE)en_US
dc.subjectautomatically non-even level tracking (ANLT)en_US
dc.subjectsign-sign least mean square (SS-LMS)en_US
dc.titleA 40 Gb/s PAM-4 Receiver with 2-Tap DFE Based on Automatically Non-Even Level Trackingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage213en_US
dc.citation.epage214en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000459847500065en_US
dc.citation.woscount0en_US
顯示於類別:會議論文