標題: A 3.12 pJ/bit, 19-27 Gbps Receiver With 2-Tap DFE Embedded Clock and Data Recovery
作者: Hong, Zheng-Hao
Liu, Yao-Chia
Chen, Wei-Zen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Clock and data recovery circuit (CDR);continuous-time linear equalizer (CTLE);decision feedback equalizer (DFE);phase locked loop (PLL)
公開日期: 1-十一月-2015
摘要: A 19-27 Gbps receiver comprised of a continuous-time linear equalizer (CTLE) followed by a 2-tap decision feedback equalizer embedded clock and data recovery circuit is implemented. The hybrid CDR is operated at half rate, which is incorporated into a broadband PLL to facilitate ISI and jitter suppression over wide-band operation. To accommodate different channel response, an automatic threshold tracking (ATT) circuit combining with sign-sign least mean square (LMS) adaptive engine is realized. A quadrature relaxation-type oscillator is proposed to provide the sampling phases without bulky inductors. It also provides the advantages of small form factor and wide range operation (19-27 Gbps) to compensate 20 dB channel loss at 12.5 GHz. Fabricated in a 40 nm CMOS technology, the whole receiver manifests an energy efficiency of 3.12 pJ/bit at 27 Gbps operation. The core area is 0.09 mm(2) only.
URI: http://dx.doi.org/10.1109/JSSC.2015.2475122
http://hdl.handle.net/11536/129411
ISSN: 0018-9200
DOI: 10.1109/JSSC.2015.2475122
期刊: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 50
Issue: 11
起始頁: 2625
結束頁: 2634
顯示於類別:期刊論文