完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hong, Zheng-Hao | en_US |
dc.contributor.author | Liu, Yao-Chia | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2016-03-28T00:04:12Z | - |
dc.date.available | 2016-03-28T00:04:12Z | - |
dc.date.issued | 2015-11-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JSSC.2015.2475122 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/129411 | - |
dc.description.abstract | A 19-27 Gbps receiver comprised of a continuous-time linear equalizer (CTLE) followed by a 2-tap decision feedback equalizer embedded clock and data recovery circuit is implemented. The hybrid CDR is operated at half rate, which is incorporated into a broadband PLL to facilitate ISI and jitter suppression over wide-band operation. To accommodate different channel response, an automatic threshold tracking (ATT) circuit combining with sign-sign least mean square (LMS) adaptive engine is realized. A quadrature relaxation-type oscillator is proposed to provide the sampling phases without bulky inductors. It also provides the advantages of small form factor and wide range operation (19-27 Gbps) to compensate 20 dB channel loss at 12.5 GHz. Fabricated in a 40 nm CMOS technology, the whole receiver manifests an energy efficiency of 3.12 pJ/bit at 27 Gbps operation. The core area is 0.09 mm(2) only. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Clock and data recovery circuit (CDR) | en_US |
dc.subject | continuous-time linear equalizer (CTLE) | en_US |
dc.subject | decision feedback equalizer (DFE) | en_US |
dc.subject | phase locked loop (PLL) | en_US |
dc.title | A 3.12 pJ/bit, 19-27 Gbps Receiver With 2-Tap DFE Embedded Clock and Data Recovery | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JSSC.2015.2475122 | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 50 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 2625 | en_US |
dc.citation.epage | 2634 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000364458200014 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |