Title: Analysis and Realization of TLC or even QLC Operation with a High Performance Multi-times Verify Scheme in 3D NAND Flash memory
Authors: Lu, C. C.
Cheng, C. C.
Chiu, H. P.
Lin, W. L.
Chen, T. W.
Ku, S. H.
Tsai, Wen-Jer
Lu, T. C.
Chen, K. C.
Wang, Tahui
Lu, Chih-Yuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1-Jan-2018
Abstract: Feasibility of multi-times verify (MTV) scheme on triple-level cell (TLC) and quad-level cell (QLC) operations of charge-trap storage 3D NAND memories is investigated comprehensively. Results reveal that random telegraph noise (RTN) and program noise are the major factors affecting lower (LB) and upper boundaries (HB) of Vt distribution, respectively. Enlargement of operation window and reduction of ECC usage with MTV scheme to mitigate RTN-induced LB tail are demonstrated on TLC and QLC operations. In addition, the impact of program noise on HB Vt under various process conditions and ISPP steps is studied experimentally and also explained by our Monte Carlo simulator. Finally, program performance and reserved margin with and without MTV scheme applied on TLC and QLC operation are demonstrated.
URI: http://hdl.handle.net/11536/151101
ISSN: 2380-9248
Journal: 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
Appears in Collections:Conferences Paper