標題: Graceful Register Clustering by Effective Mean Shift Algorithm for Power and Timing Balancing
作者: Chang, Ya-Chu
Lin, Tung-Wei
Jiang, Iris Hui-Ru
Nam, Gi-Joon
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Register clustering;Clock power;Timing;Clustering;Mean shift
公開日期: 1-一月-2019
摘要: As the wide adoption of FinFET technology in mass production, dynamic power becomes the bottleneck to achieving low power. Therefore, clock power reduction is crucial in modern IC design. Register clustering can effectively save clock power because of significantly reducing the number of clock sinks and register pin capacitance, clock routed wirelength, and the number of clock buffers. In this paper, we propose effective mean shift to naturally form clusters according to register distribution without placement disruption. Effective mean shift fulfills the requirements to be a good register clustering algorithm because it needs no prespecified number of clusters, is insensitive to initializations, is robust to outliers, is tolerant of various register distributions, is efficient and scalable, and balances clock power reduction against timing degradation. Experimental results show that our approach outperforms state-of-the-art work on power and timing balancing, as well as efficiency and scalability.
URI: http://dx.doi.org/10.1145/3299902.3309753
http://hdl.handle.net/11536/152121
ISBN: 978-1-4503-6253-5
DOI: 10.1145/3299902.3309753
期刊: PROCEEDINGS OF THE 2019 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD '19)
起始頁: 11
結束頁: 18
顯示於類別:會議論文