完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Singh, Sankalp Kumar | en_US |
dc.contributor.author | Kakkerla, Ramesh Kumar | en_US |
dc.contributor.author | Joseph, H. Bijo | en_US |
dc.contributor.author | Gupta, Ankur | en_US |
dc.contributor.author | Anandan, Deepak | en_US |
dc.contributor.author | Nagarajan, Venkatesan | en_US |
dc.contributor.author | Yu, Hung Wei | en_US |
dc.contributor.author | Thiruvadigal, D. John | en_US |
dc.contributor.author | Chang, Edward Yi | en_US |
dc.date.accessioned | 2019-08-02T02:15:30Z | - |
dc.date.available | 2019-08-02T02:15:30Z | - |
dc.date.issued | 2019-10-01 | en_US |
dc.identifier.issn | 1369-8001 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.mssp.2019.06.004 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/152194 | - |
dc.description.abstract | The performance of InAs/GaSb core-shell nanowire TFET is systematically investigated for the effects of intrinsic device parameters such as channel doping, shell thickness, spacer length and source offset. Device ON-current (I-ON) was chosen as the key figure of merit. It is found that I-ON improves due to improved electrostatic control achieved by the TFET with optimum shell diameter. The maximum I-ON obtained for a shell thickness of 2 nm was 33.65 mu A/mu m and a Subthreshold Swing (SS) of 12.9 mV/decade with an I-ON/I-OFF ratio of 1.49 x 10(8) for our device. Device I-ON can be further improved by adding an optimum spacer at the source-channel junction. It was also found that device ON-current is almost constant and does not get much affected by having a larger shell offset. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Core-shell | en_US |
dc.subject | Nanowire | en_US |
dc.subject | Subthreshold swing (SS) | en_US |
dc.subject | TFET | en_US |
dc.title | Optimization of InAs/GaSb core-shell nanowire structure for improved TFET performance | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.mssp.2019.06.004 | en_US |
dc.identifier.journal | MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING | en_US |
dc.citation.volume | 101 | en_US |
dc.citation.spage | 247 | en_US |
dc.citation.epage | 252 | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | 國際半導體學院 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.contributor.department | International College of Semiconductor Technology | en_US |
dc.identifier.wosnumber | WOS:000472507900031 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |