Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, Chun-Chengen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2019-08-02T02:18:29Z-
dc.date.available2019-08-02T02:18:29Z-
dc.date.issued2019-06-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TDMR.2019.2916721en_US
dc.identifier.urihttp://hdl.handle.net/11536/152304-
dc.description.abstractOn-chip decoupling capacitors often formed by varactor or nMOS have been widely used to shunt the power-line noise in integrated-circuit products. Because the N+ cathode of these capacitors is connected to ground, an unexpected latch-up path between I/O pMOS and n-type decoupling capacitors may be accidentally triggered on. In this paper, the non-typical latchup path between I/O pMOS and n-type decoupling capacitors was investigated in 0.18-mu m 1.8/3.3-V CMOS technology. The measurement results from the silicon chip with split test structures have verified that the n-type decoupling capacitor near the I/O pMOS can cause a high risk of latch-up. Therefore, the layout rules between the decoupling capacitor and I/O devices should be carefully defined to prevent the occurrence of such an unexpected latch-up path.en_US
dc.language.isoen_USen_US
dc.subjectLatch-upen_US
dc.subjectdecoupling capacitoren_US
dc.subjectvaractoren_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.titleStudy and Verification on the Latch-Up Path Between I/O pMOS and N-Type Decoupling Capacitors in 0.18-mu m CMOS Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TDMR.2019.2916721en_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume19en_US
dc.citation.issue2en_US
dc.citation.spage445en_US
dc.citation.epage451en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000471007800028en_US
dc.citation.woscount0en_US
Appears in Collections:Articles