標題: 10-Bit SAR ADC With Novel Pseudo-Random Capacitor Switching Scheme
作者: Hsu, Pai-Hsiang
Lee, Yueh-Ru
Hung, Chung-Chih
電機工程學系
Department of Electrical and Computer Engineering
關鍵字: pseudo-random;successive-approximation-register analog-to-digital converter;high-performance;low power
公開日期: 1-Jan-2019
摘要: This paper presents a pseudo-random capacitor switching scheme. Taking 1% of capacitor mismatch into account, after applying the pseudo-random switching scheme to the SAR ADC matlab behavioral model, for 500 Monte Carlo simulations, the missing code (Minimum DNL=-1) occurrence is reduced from 176 to 3, and the other performance indicators are also improved significantly. The circuit was fabricated by using 0.18-mu m 1P6M TSMC CMOS process. With a sampling rate of 1KS/s and 50Hz input frequency, the measured SNDR and SFDR achieves 57.11dB and 75.37dB respectively while consuming a power of 7.68 mu W. With a sampling rate of 48KS/s and 500Hz input frequency, the measured SNDR and SFDR achieves 56.91dB and 74.47dB respectively while consuming a power of 7.93 mu W. With a sampling rate of IMS/s and 50KHz input frequency, the measured SNDR and SFDR achieves 58.71dB and 77.89dB respectively while consuming a power of 102 mu W. The measured INL is 0.54/-0.78 LSB, and DNL is 0.67/-0.82 LSB. The circuit is applicable for various bio-medical applications.
URI: http://hdl.handle.net/11536/152557
ISBN: 978-1-7281-0655-7
ISSN: 2474-2724
期刊: 2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)
起始頁: 0
結束頁: 0
Appears in Collections:Conferences Paper