完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Shen-Yang | en_US |
dc.contributor.author | Chen, Han-Wei | en_US |
dc.contributor.author | Shen, Chiuan-Huei | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Chung, Chun-Chih | en_US |
dc.contributor.author | Huang, Yu-En | en_US |
dc.contributor.author | Chen, Hsin-Yu | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2020-01-02T00:03:25Z | - |
dc.date.available | 2020-01-02T00:03:25Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.issn | 2161-4636 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153321 | - |
dc.description.abstract | We have experimentally demonstrated fully suspended nanowire ( NW) gate-all-around (GAA) negative-capacitance (NC) field-effect transistors (FETs) with ultrasmall channel dimensions (5-nm x 12.5-nm); they exhibit a remarkable I-on-I-off ratio of over 10(10). This work, for the first time, experimentally studies and compares the structures of metal-ferroelectric-metal-insulator-semiconductor (MFMIS) and metal-ferroelectric-insulator-semiconductor (MFIS) NCFETs. The GAA with the MFMIS structure has a higher on-state current owing to the metallic equal-potential layer and superior S.S.(min) of 39.22 mV/decade. A ZrO2 seed-layer is inserted under Hf Zr1-x O-x (HZO) to improve the ferroelectric crystallinity. Consequently, post-metal annealing (PMA), the conventional crystallization annealing step, can be omitted in the presence of o-phase. The gate current (I-G) is monitored to verify the multi-domain HZO. A negative DIBL of -160 mV/V is observed because of the strong NC effect corresponding to previous simulated results. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Experimental Demonstration of Performance Enhancement of MFMIS and MFIS for 5-nm x 12.5-nm Poly-Si Nanowire Gate-All-Around Negative Capacitance FETs Featuring Seed-Layer and PMA-Free Process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2019 SILICON NANOELECTRONICS WORKSHOP (SNW) | en_US |
dc.citation.spage | 97 | en_US |
dc.citation.epage | 98 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | 光電工程學系 | zh_TW |
dc.contributor.department | 光電工程研究所 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.contributor.department | Department of Photonics | en_US |
dc.contributor.department | Institute of EO Enginerring | en_US |
dc.identifier.wosnumber | WOS:000501001400047 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |