完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Shih-Hsing | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2020-02-02T23:54:35Z | - |
dc.date.available | 2020-02-02T23:54:35Z | - |
dc.date.issued | 2019-12-01 | en_US |
dc.identifier.issn | 1932-4545 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TBCAS.2019.2941090 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/153544 | - |
dc.description.abstract | For implantable frequency synthesizers, realizing ultra-low voltage (ULV) and low power in addition to meeting PLL targets, fast lock and low phase noise, poses a difficult challenge. This paper presents techniques to achieve PLL targets as well as ULV and low power in the same chip through the use of a regular CMOS technology node. A curvature-PFD technique achieves both faster locking and lower jitter compared with conventional techniques. A two-step switching technique substantially reduces the power consumption in current mirrors and reduce noise when switching from a charge pump. Leakage analysis and subthreshold-leakage-reduction technique reduce reference spur and jitter to the voltage-controlled oscillator (VCO). A dither technique randomizes and averages reference spurs. The proposed chip was implemented in 90-nm CMOS technology; the 0.35-V medical-band frequency synthesizer consumes 238-W power while generating output clock of 401.8 to 431.31-MHz and exhibiting a phase noise of -105.7 dBc/Hz at 1-MHz frequency offset with 20 s locking time. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Frequency synthesizers | en_US |
dc.subject | Phase locked loops | en_US |
dc.subject | Jitter | en_US |
dc.subject | Voltage-controlled oscillators | en_US |
dc.subject | Phase noise | en_US |
dc.subject | Bandwidth | en_US |
dc.subject | Power demand | en_US |
dc.subject | Implantable applications | en_US |
dc.subject | low power | en_US |
dc.subject | MedRadio | en_US |
dc.subject | PLL | en_US |
dc.subject | ultra-low-power electronics | en_US |
dc.subject | ultra low voltage | en_US |
dc.title | A 0.35-V 240-W Fast-Lock and Low-Phase-Noise Frequency Synthesizer for Implantable Biomedical Applications | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TBCAS.2019.2941090 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 13 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 1759 | en_US |
dc.citation.epage | 1770 | en_US |
dc.contributor.department | 電機資訊學士班 | zh_TW |
dc.contributor.department | Undergraduate Honors Program of Electrical Engineering and Computer Science | en_US |
dc.identifier.wosnumber | WOS:000507321400060 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 期刊論文 |