完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChao, Kuan-Chiehen_US
dc.contributor.authorLai, Jung-Chinen_US
dc.contributor.authorHsu, Terng-Yinen_US
dc.date.accessioned2020-05-05T00:02:20Z-
dc.date.available2020-05-05T00:02:20Z-
dc.date.issued2020-01-01en_US
dc.identifier.issn2169-3536en_US
dc.identifier.urihttp://dx.doi.org/10.1109/ACCESS.2020.2977861en_US
dc.identifier.urihttp://hdl.handle.net/11536/154134-
dc.description.abstractTwo major mismatches in SR latch-based time amplifiers (TA) include input skew, which causes gain imbalance, and loading mismatch, which reduces gain accuracy. Accordingly, we propose an all-digital mismatched self-calibrator and compensator for an SR latch-based variable-gain TA. Tunable matching cells and variable capacitors are built into TAs to compensate for input skew (gain imbalance) and loading mismatch (gain inaccuracy). To ensure that the proposed calibration works efficiently and accurately, the TA must provide at least high and low gains where the low gain calibrates the most significant bit (MSB) and the high gain calibrates the least significant bit (LSB). This self-calibrator costs 4375 gates, and the power consumption is 2.8 mA for the TA gain with 2 and 3.2 mA for the TA gain with 16 at a sampling rate of 10 MHz.en_US
dc.language.isoen_USen_US
dc.subjectTinen_US
dc.subjectCapacitanceen_US
dc.subjectDelaysen_US
dc.subjectCalibrationen_US
dc.subjectLatchesen_US
dc.subjectLoadingen_US
dc.subjectMismatch calibrationen_US
dc.subjectself-calibrationen_US
dc.subjecttime amplifieren_US
dc.titleAll-Digital Mismatched Calibrator and Compensator for SR Latch-Based Variable-Gain Time Amplifieren_US
dc.typeArticleen_US
dc.identifier.doi10.1109/ACCESS.2020.2977861en_US
dc.identifier.journalIEEE ACCESSen_US
dc.citation.volume8en_US
dc.citation.spage42082en_US
dc.citation.epage42096en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000525389000009en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文