標題: Improving breakdown voltage for 120 V level up shifter by using vertical and lateral assisted depletion layers in 0.35 mu m CMOS technology
作者: Ningaraju, Vivek
Lin, Horng-Chih
Chen, Po-An
Lin, Kuang-Lun
交大名義發表
National Chiao Tung University
公開日期: 1-Apr-2020
摘要: A novel isolation structure featuring a vertical assisted depletion layer (VADL) by p-buried layer (PBL) and lateral assisted depletion layer (LADL) by micro-n-well (mu NW) for 120 V level up shifter is proposed. VADL and LADL efficiently prevents the premature breakdown of level shifter by fully depleting nLDMOS drain region and p-isolation (P-ISO) region respectively. By the effect of the electric field modulation, more uniform lateral and vertical electric fields are obtained due to the insertion of the VADL and LADL, which improves the breakdown voltage (BV) and device reliability. The breakdown and reliability mechanisms are investigated in detail by theoretical analysis, TCAD simulations and experimental measurements. The measured results shows, BV of 160 V and almost no HTRB degradation is seen after 168 h of stress. In addition, the new structure is fully compatible with standard 0.35 mu m CMOS technology. Hence, it is not only a performance booster but also a low-cost solution. (C) 2020 The Japan Society of Applied Physics
URI: http://dx.doi.org/10.35848/1347-4065/ab75ba
http://hdl.handle.net/11536/154177
ISSN: 0021-4922
DOI: 10.35848/1347-4065/ab75ba
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS
Volume: 59
起始頁: 0
結束頁: 0
Appears in Collections:Articles