標題: On Closing the Gap Between Pre-simulation and Post-simulation Results in Nanometer Analog Layouts
作者: Pan, Po-Cheng
Huang, Hung-Wen
Huang, Chien-Chia
Patyal, Abhishek
Chen, Hung-Ming
Yang, Tsun-Yu
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Jan-2018
摘要: In order to generate analog layout in advanced technology, it still remains lots of challenges due to the imprecise estimation of critical performance parameters. We propose an upgraded decision making framework, PEDefer, to decompose existing layout into decisive components for performance estimation. In this work, the objective is to synthesize layout solutions based on the performance estimation of user-defined constraints and existing templates. The constraints of the circuit are priorly tackled in the partition and layout enumeration stage. In addition, we attempt to have partial layout pieces as exchangeable blocks to perform pseudo-post-simulation, thus to put simulation factors in the evaluation during layout enumeration strategy. The experiments show that this flow guarantees valid analog layout results whose performances are closer to netlist-level simulation than manual designed or migrated layouts with minimal overhead.
URI: http://hdl.handle.net/11536/154272
ISBN: 978-1-5386-5153-7
ISSN: 2575-4874
期刊: 15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018)
起始頁: 181
結束頁: 184
Appears in Collections:Conferences Paper