Full metadata record
DC FieldValueLanguage
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorLin, Chun-Yuen_US
dc.contributor.authorChang, Tang-Longen_US
dc.date.accessioned2014-12-08T15:21:45Z-
dc.date.available2014-12-08T15:21:45Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4244-8499-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/15485-
dc.description.abstractDue to the thinner gate oxide in the nanoscale CMOS technology and the larger chip size in the system-on-chip (SoC) IC products, the charged-device-model (CDM) electrostatic discharge (ESD) has become the major ESD events to cause failures during IC manufacturing procedures. The effective ESD protection design against CDM ESD stresses should be implemented into the chip with layout optimization to improve its ESD robustness. In this work, the impacts of different layout styles of MOS devices on CDM ESD robustness were investigated in a 65-nm CMOS process. The experimental results can provide useful information to optimize the layout of integrated circuits against CDM ESD events.en_US
dc.language.isoen_USen_US
dc.titleLayout Styles to Improve CDM ESD Robustness of Integrated Circuits in 65-nm CMOS Processen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT)en_US
dc.citation.spage374en_US
dc.citation.epage377en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000300488600083-
Appears in Collections:Conferences Paper