完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, S. -W.en_US
dc.contributor.authorSung, P. -J.en_US
dc.contributor.authorChu, T-Y.en_US
dc.contributor.authorLu, D. D.en_US
dc.contributor.authorWang, C. -J.en_US
dc.contributor.authorLin, N. -C.en_US
dc.contributor.authorSu, C. -J.en_US
dc.contributor.authorLo, S. -H.en_US
dc.contributor.authorHuang, H. -F.en_US
dc.contributor.authorLi, J. -H.en_US
dc.contributor.authorHuang, M. -K.en_US
dc.contributor.authorHuang, Y. -C.en_US
dc.contributor.authorHuang, S. -T.en_US
dc.contributor.authorWang, H. -C.en_US
dc.contributor.authorHuang, Y. -J.en_US
dc.contributor.authorWang, J. -Y.en_US
dc.contributor.authorYu, L. -Wen_US
dc.contributor.authorHuang, Y. -F.en_US
dc.contributor.authorHsueh, F. -K.en_US
dc.contributor.authorWu, C. -T.en_US
dc.contributor.authorMa, W. C. -Y.en_US
dc.contributor.authorKao, K. -H.en_US
dc.contributor.authorLee, Y. -J.en_US
dc.contributor.authorLin, C. -L.en_US
dc.contributor.authorChuang, R. W.en_US
dc.contributor.authorHuang, K. -P.en_US
dc.contributor.authorSamukawa, S.en_US
dc.contributor.authorLi, Y.en_US
dc.contributor.authorLee, W. -H.en_US
dc.contributor.authorChao, T. -S.en_US
dc.contributor.authorHuang, G. -W.en_US
dc.contributor.authorWu, W. -F.en_US
dc.contributor.authorLi, J. -Y.en_US
dc.contributor.authorShieh, J. -M.en_US
dc.contributor.authorYeh, W. -K.en_US
dc.contributor.authorWang, Y. -H.en_US
dc.date.accessioned2020-10-05T02:01:28Z-
dc.date.available2020-10-05T02:01:28Z-
dc.date.issued2019-01-01en_US
dc.identifier.isbn978-1-7281-4031-5en_US
dc.identifier.issn2380-9248en_US
dc.identifier.urihttp://hdl.handle.net/11536/155250-
dc.description.abstractFor the first time, CMOS inverters and 6T-SRAM cells based on vertically stacked gate-all-around complementary FETs (CFETs) are experimentally demonstrated. Manufacturing difficulties of vertically stacked source and drain electrodes of the CFETs have been overcome by using junctionless transistors, thereby reducing the number of lithographic steps required. Furthermore, with post metallization treatments, both the voltage transfer characteristics (VTCs) of CMOS inverters and butterfly curves of SRAM show significant improvements due to the symmetry of nMOS and pMOS threshold voltages. Simulation shows that 3-dimensional CFET inverters have lower input parasitic capacitance than standard 2-dimensional CMOS, leading to reduced gate delay and lower power consumption.en_US
dc.language.isoen_USen_US
dc.titleFirst Demonstration of CMOS Inverter and 6T-SRAM Based on GAA CFETs Structure for 3D-IC Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)en_US
dc.citation.spage0en_US
dc.citation.epage0en_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000553550000094en_US
dc.citation.woscount0en_US
顯示於類別:會議論文