標題: | Sub-ns Access Sub-mW/GHz 32 Kb SRAM with 0.45 V Cross-Point-5T Cell and Built-in Y_Line |
作者: | He, C. Y. Tang, K. H. Chen, T. S. Chang, K. Y. Lin, C. H. Sato, K. Jou, S. J. Chen, P. H. Chen, H. M. Rong, B. D. Itoh, K. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Sub-0.5 V SRAM;5T bit (memory) cell;gate-boosting driver;low-power array |
公開日期: | 1-Jan-2019 |
摘要: | A 0.45 V 28-nm 32 -Kb SRAM with multi-powersupply low-power circuits, such as a cross-point 5T with built-in Y_line, gate-boosted drivers and adaptive tracking circuits, demonstrates a sub-ns access time and sub mW/GHz power dissipation. The 5T circuits are feasible to reduce the power of a 6T 32-Kb core to about 30% with quite the same sub-ns access time. The performance evaluation also indicates the new bit cell and array architecture open the door to the sub-ns access time and sub mW/GHz in sub-0.5 V multi-Mb era. |
URI: | http://hdl.handle.net/11536/155544 |
ISBN: | 978-1-7281-5106-9 |
期刊: | 2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) |
起始頁: | 227 |
結束頁: | 230 |
Appears in Collections: | Conferences Paper |