完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYen, Li-Chenen_US
dc.contributor.authorHu, Chia-Weien_US
dc.contributor.authorChiang, Tsung-Yuen_US
dc.contributor.authorChao, Tien-Shengen_US
dc.contributor.authorPan, Tung-Mingen_US
dc.date.accessioned2014-12-08T15:22:42Z-
dc.date.available2014-12-08T15:22:42Z-
dc.date.issued2012-04-23en_US
dc.identifier.issn0003-6951en_US
dc.identifier.urihttp://dx.doi.org/173509en_US
dc.identifier.urihttp://hdl.handle.net/11536/16026-
dc.description.abstractIn this study, we developed a high-performance low-temperature polycrystalline silicon thin-film transistor (LTPS-TFT) incorporating an ultra thin Eu2O3 gate dielectric. High-kappa Eu2O3 LTPS-TFT annealed at 500 degrees C exhibits a low threshold voltage of 0.16 V, a high effective carrier mobility of 44 cm(2)/V-s, a small subthreshold swing of 142 mV/decade, and a high I-on/I-off current ratio of 1.34 x 10(7). These significant improvements are attributed to the high gate-capacitance density due to the adequate quality of Eu2O3 gate dielectric with small interfacial layer of effective oxide thickness of 2.5 nm. Furthermore, the degradation mechanism of positive bias temperature instability was studied for a high-k Eu2O3 LTPS-TFT device. (C) 2012 American Institute of Physics. [http://dx.doi.org/10.1063/1.4705472]en_US
dc.language.isoen_USen_US
dc.titleElectrical and reliability characteristics of polycrystalline silicon thin-film transistors with high-kappa Eu2O3 gate dielectricsen_US
dc.typeArticleen_US
dc.identifier.doi173509en_US
dc.identifier.journalAPPLIED PHYSICS LETTERSen_US
dc.citation.volume100en_US
dc.citation.issue17en_US
dc.citation.epageen_US
dc.contributor.department電子物理學系zh_TW
dc.contributor.departmentDepartment of Electrophysicsen_US
dc.identifier.wosnumberWOS:000303340300093-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000303340300093.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。