Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Li, Gwo-Long | en_US |
dc.contributor.author | Chen, Yu-Chen | en_US |
dc.contributor.author | Liao, Yuan-Hsin | en_US |
dc.contributor.author | Hsu, Po-Yuan | en_US |
dc.contributor.author | Wen, Meng-Hsun | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2014-12-08T15:22:46Z | - |
dc.date.available | 2014-12-08T15:22:46Z | - |
dc.date.issued | 2012-04-01 | en_US |
dc.identifier.issn | 1051-8215 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16091 | - |
dc.description.abstract | To satisfy the requirement of application heterogeneities, the latest H.264/AVC based video coding standard called scalable video coding additional includes temporal, SNR, and spatial scalabilities for frame rate, quality, and frame resolution adaptation. However, these inclusions significantly increase chip design difficulties such as decoding time, memory bandwidth, and area cost. This paper presents an H.264/AVC scalable high profile decoder realization with several optimization techniques to provide high throughput video decoding. For decoding flow, this paper proposes an one-pass macroblock-based quality layer decoding flow for SNR scalability and 71% of external memory bandwidth and 66% of macroblock processing cycles can be saved. For texture padding in interlayer intra prediction, the modified padding flow can save 26% of decoding time. For interlayer predictor design, this paper proposes a centralized concept for accumulation-based calculation of corresponding spatial position, simplified poly-phase interpolator, and efficient motion vector generator to save area cost and decoding time. Furthermore, the residual reconstruction path with the parallelpipeline architecture is also proposed to cope with the additional decoding complexity and thus leads to 54% of gate count savings compared to the traditional serial-pipeline architecture. Finally, the proposed H. 264/AVC scalable high profile decoder design is implemented with 90 nm CMOS technology and it costs 542 k gate count and 39.66 Kbytes on-chip memory while is capable to decode 60 frames/s for CIF+SD480p+HD1080p resolution with three quality layers at 135 MHz operating frequency. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Scalable video coding (SVC) | en_US |
dc.subject | SVC decoder | en_US |
dc.subject | very large scale integration (VLSI) design | en_US |
dc.title | A 135 MHz 542 k Gates High Throughput H.264/AVC Scalable High Profile Decoder | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 22 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.epage | 626 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000302535300012 | - |
dc.citation.woscount | 1 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.