完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Gwo-Longen_US
dc.contributor.authorChen, Yu-Chenen_US
dc.contributor.authorLiao, Yuan-Hsinen_US
dc.contributor.authorHsu, Po-Yuanen_US
dc.contributor.authorWen, Meng-Hsunen_US
dc.contributor.authorChang, Tian-Sheuanen_US
dc.date.accessioned2014-12-08T15:22:46Z-
dc.date.available2014-12-08T15:22:46Z-
dc.date.issued2012-04-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://hdl.handle.net/11536/16091-
dc.description.abstractTo satisfy the requirement of application heterogeneities, the latest H.264/AVC based video coding standard called scalable video coding additional includes temporal, SNR, and spatial scalabilities for frame rate, quality, and frame resolution adaptation. However, these inclusions significantly increase chip design difficulties such as decoding time, memory bandwidth, and area cost. This paper presents an H.264/AVC scalable high profile decoder realization with several optimization techniques to provide high throughput video decoding. For decoding flow, this paper proposes an one-pass macroblock-based quality layer decoding flow for SNR scalability and 71% of external memory bandwidth and 66% of macroblock processing cycles can be saved. For texture padding in interlayer intra prediction, the modified padding flow can save 26% of decoding time. For interlayer predictor design, this paper proposes a centralized concept for accumulation-based calculation of corresponding spatial position, simplified poly-phase interpolator, and efficient motion vector generator to save area cost and decoding time. Furthermore, the residual reconstruction path with the parallelpipeline architecture is also proposed to cope with the additional decoding complexity and thus leads to 54% of gate count savings compared to the traditional serial-pipeline architecture. Finally, the proposed H. 264/AVC scalable high profile decoder design is implemented with 90 nm CMOS technology and it costs 542 k gate count and 39.66 Kbytes on-chip memory while is capable to decode 60 frames/s for CIF+SD480p+HD1080p resolution with three quality layers at 135 MHz operating frequency.en_US
dc.language.isoen_USen_US
dc.subjectScalable video coding (SVC)en_US
dc.subjectSVC decoderen_US
dc.subjectvery large scale integration (VLSI) designen_US
dc.titleA 135 MHz 542 k Gates High Throughput H.264/AVC Scalable High Profile Decoderen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume22en_US
dc.citation.issue4en_US
dc.citation.epage626en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000302535300012-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000302535300012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。