Full metadata record
DC FieldValueLanguage
dc.contributor.authorLi, Yimingen_US
dc.contributor.authorCheng, Hui-Wenen_US
dc.date.accessioned2014-12-08T15:23:20Z-
dc.date.available2014-12-08T15:23:20Z-
dc.date.issued2012-04-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/04DC08en_US
dc.identifier.urihttp://hdl.handle.net/11536/16356-
dc.description.abstractThis work estimates electrical and transfer-characteristic fluctuations in 16-nm-gate high-kappa/metal gate (HKMG) metal-oxide-semiconductor field effect transistor (MOSFET) devices and inverter circuit induced by random interface traps (ITs) at high-kappa/silicon interface. Randomly generated devices with two-dimensional (2D) ITs at HfO2/Si interface are incorporated into quantum-mechanically corrected 3D device simulation. Device characteristics, as influenced by different degrees of fluctuation, are discussed in relation to random ITs near source and drain ends. Owing to a decreasing penetration of electric field from drain to source, the drain induced barrier lowering (DIBL) of the edvice decreases when the number of ITs increases. In contrast to random-dopant fluctuation, the screening effect of device's inversion layer cannot effectively screen potential's variation; thus, devices still have noticeable fluctuation of gate capacitance (C-G) under high gate bias. The cutoff frequency decreases as increasing the number of ITs owing to the decreasing transconductance and increasing C-G. Decreasing on-state current and increasing C-G further result in increasing intrinsic gate delay time (tau) when the number of ITs increases. The fluctuation magnitude of DIBL, cutoff frequency, and tau above is increased as the number of ITs increases. Even for cases with the same number of random ITs, noise margins (NMs) of the 16-nm-gate complementary metal-oxide-semiconductor inverter circuit are still quite different due to the different distribution of random ITs. The NMs of inverter circuit increase as the number of random ITs increases; however, the NMs' fluctuations are increased due to the more sources of fluctuation at HfO2/Si interface of HKMG devices. (C) 2012 The Japan Society of Applied Physicsen_US
dc.language.isoen_USen_US
dc.titleRandom Interface-Traps-Induced Electrical Characteristic Fluctuation in 16-nm-Gate High-kappa/Metal Gate Complementary Metal-Oxide-Semiconductor Device and Inverter Circuiten_US
dc.typeArticleen_US
dc.identifier.doi04DC08en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICSen_US
dc.citation.volume51en_US
dc.citation.issue4en_US
dc.citation.epageen_US
dc.contributor.department電機資訊學士班zh_TW
dc.contributor.departmentUndergraduate Honors Program of Electrical Engineering and Computer Scienceen_US
dc.identifier.wosnumberWOS:000303928600023-
dc.citation.woscount2-
Appears in Collections:Articles


Files in This Item:

  1. 000303928600023.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.