完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Hao-I | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:23:36Z | - |
dc.date.available | 2014-12-08T15:23:36Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-3827-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16500 | - |
dc.description.abstract | The threshold voltage (V(T)) drift induced by Negative Bias Temperature Instability (NBTI) weakens PFETs, while Positive Bias Temperature Instability (PBTI) weakens NFETs fabricated with high-k metal-gate, respectively. These long-term V(T) drifts degrade SRAM cell stability, margin and performance, and may lead to functional failure over the life of usage. Additionally, most state-of-the-art SRAMs are designed with power-gating structures to reduce leakage currents in Standby or Sleep mode, and the power switches suffer NBTI or PBTI stress/degradation as well. This paper presents a comprehensive analysis on the impacts of NBTI and PBTI on power-gated SRAM arrays with high-k metal-gate devices. NBTI/PBTI tolerant sense amplifier structures are also discussed. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Impacts of NBTI and PBTI on Power-Gated SRAM with High-k Metal-Gate Devices | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5 | en_US |
dc.citation.spage | 377 | en_US |
dc.citation.epage | 380 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000275929800095 | - |
顯示於類別: | 會議論文 |