完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYeh, Chih-Tingen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:23:37Z-
dc.date.available2014-12-08T15:23:37Z-
dc.date.issued2012-06-01en_US
dc.identifier.issn0026-2714en_US
dc.identifier.urihttp://hdl.handle.net/11536/16514-
dc.description.abstractTo meet the desired electrostatic discharge (ESD) robustness, ESD diodes was added into the I/O cells of integrated circuits (ICs). However, the parasitic capacitance from the ESD diodes often caused degradation on circuit performance, especially in the high-speed I/O applications. In this work, two modified layout styles to effectively improve the figures of merits (FOMs) of ESD protection diodes have been proposed, which are called as multi-waffle and multi-waffle-hollow layout styles. Experimental results in a 90-nm CMOS process have confirmed that the FOMs (R-ON * C-ESD, I-CP/C-ESD,C- V-HBM/C-ESD, and I-CP/A(Layout)) of ESD protection diodes with new proposed layout styles can be successfully improved. (C) 2011 Elsevier Ltd. All rights reserved.en_US
dc.language.isoen_USen_US
dc.titleStudy of intrinsic characteristics of ESD protection diodes for high-speed I/O applicationsen_US
dc.typeArticleen_US
dc.identifier.journalMICROELECTRONICS RELIABILITYen_US
dc.citation.volume52en_US
dc.citation.issue6en_US
dc.citation.epage1020en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000305264600012-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000305264600012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。