完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yeh, Chih-Ting | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:23:37Z | - |
dc.date.available | 2014-12-08T15:23:37Z | - |
dc.date.issued | 2012-06-01 | en_US |
dc.identifier.issn | 0026-2714 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16514 | - |
dc.description.abstract | To meet the desired electrostatic discharge (ESD) robustness, ESD diodes was added into the I/O cells of integrated circuits (ICs). However, the parasitic capacitance from the ESD diodes often caused degradation on circuit performance, especially in the high-speed I/O applications. In this work, two modified layout styles to effectively improve the figures of merits (FOMs) of ESD protection diodes have been proposed, which are called as multi-waffle and multi-waffle-hollow layout styles. Experimental results in a 90-nm CMOS process have confirmed that the FOMs (R-ON * C-ESD, I-CP/C-ESD,C- V-HBM/C-ESD, and I-CP/A(Layout)) of ESD protection diodes with new proposed layout styles can be successfully improved. (C) 2011 Elsevier Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Study of intrinsic characteristics of ESD protection diodes for high-speed I/O applications | en_US |
dc.type | Article | en_US |
dc.identifier.journal | MICROELECTRONICS RELIABILITY | en_US |
dc.citation.volume | 52 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.epage | 1020 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000305264600012 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |