完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKo, Cheng-Taen_US
dc.contributor.authorHsiao, Zhi-Chengen_US
dc.contributor.authorChang, Yao-Jenen_US
dc.contributor.authorChen, Peng-Shuen_US
dc.contributor.authorHwang, Yu-Jiauen_US
dc.contributor.authorFu, Huan-Chunen_US
dc.contributor.authorHuang, Jui-Hsiungen_US
dc.contributor.authorChiang, Chia-Wenen_US
dc.contributor.authorSheu, Shyh-Shyuanen_US
dc.contributor.authorChen, Yu-Huaen_US
dc.contributor.authorLo, Wei-Chungen_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2014-12-08T15:23:37Z-
dc.date.available2014-12-08T15:23:37Z-
dc.date.issued2012-06-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://hdl.handle.net/11536/16520-
dc.description.abstractThin wafer/chip stacking with vertical interconnect by a Cu through-silicon via (TSV) and a Cu/Sn microjoint is one of the candidates for 3-D integration. The insertion loss of the two-chip stack was evaluated with different TSV pitches, microbump diameters, and chip thicknesses to realize the signal transmission effects in high-speed digital signaling via TSV and microjoint interconnection. In addition, a wafer-level 3-D integration scheme with Cu TSVs based on Cu/Sn microbump and BCB adhesive hybrid bonding was demonstrated. Key technologies, including TSV interconnection, microbumping, hybrid bonding, wafer thinning, and backside RDL formation, were well developed and integrated to realize 3-D integration. This paper presents a complete study of the structure design, the process condition, and the electrical and reliability assessment of the wafer-level 3-D integration scheme. This 3-D integration scheme with excellent electrical performance and reliability provides a promising solution for 3-D memory application.en_US
dc.language.isoen_USen_US
dc.subjectHybrid bondingen_US
dc.subjectwafer levelen_US
dc.subject3-D ICen_US
dc.subject3-D integrationen_US
dc.titleA Wafer-Level Three-Dimensional Integration Scheme With Cu TSVs Based on Microbump/Adhesive Hybrid Bonding for Three-Dimensional Memory Applicationen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume12en_US
dc.citation.issue2en_US
dc.citation.epage209en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000305085100005-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000305085100005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。