完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ko, Cheng-Ta | en_US |
dc.contributor.author | Hsiao, Zhi-Cheng | en_US |
dc.contributor.author | Chang, Yao-Jen | en_US |
dc.contributor.author | Chen, Peng-Shu | en_US |
dc.contributor.author | Hwang, Yu-Jiau | en_US |
dc.contributor.author | Fu, Huan-Chun | en_US |
dc.contributor.author | Huang, Jui-Hsiung | en_US |
dc.contributor.author | Chiang, Chia-Wen | en_US |
dc.contributor.author | Sheu, Shyh-Shyuan | en_US |
dc.contributor.author | Chen, Yu-Hua | en_US |
dc.contributor.author | Lo, Wei-Chung | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.date.accessioned | 2014-12-08T15:23:37Z | - |
dc.date.available | 2014-12-08T15:23:37Z | - |
dc.date.issued | 2012-06-01 | en_US |
dc.identifier.issn | 1530-4388 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16520 | - |
dc.description.abstract | Thin wafer/chip stacking with vertical interconnect by a Cu through-silicon via (TSV) and a Cu/Sn microjoint is one of the candidates for 3-D integration. The insertion loss of the two-chip stack was evaluated with different TSV pitches, microbump diameters, and chip thicknesses to realize the signal transmission effects in high-speed digital signaling via TSV and microjoint interconnection. In addition, a wafer-level 3-D integration scheme with Cu TSVs based on Cu/Sn microbump and BCB adhesive hybrid bonding was demonstrated. Key technologies, including TSV interconnection, microbumping, hybrid bonding, wafer thinning, and backside RDL formation, were well developed and integrated to realize 3-D integration. This paper presents a complete study of the structure design, the process condition, and the electrical and reliability assessment of the wafer-level 3-D integration scheme. This 3-D integration scheme with excellent electrical performance and reliability provides a promising solution for 3-D memory application. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Hybrid bonding | en_US |
dc.subject | wafer level | en_US |
dc.subject | 3-D IC | en_US |
dc.subject | 3-D integration | en_US |
dc.title | A Wafer-Level Three-Dimensional Integration Scheme With Cu TSVs Based on Microbump/Adhesive Hybrid Bonding for Three-Dimensional Memory Application | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY | en_US |
dc.citation.volume | 12 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.epage | 209 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000305085100005 | - |
dc.citation.woscount | 5 | - |
顯示於類別: | 期刊論文 |