完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Yi-Hong | en_US |
dc.contributor.author | Lin, Je-Wei | en_US |
dc.contributor.author | Lu, Yi-Hsien | en_US |
dc.contributor.author | Kuo, Rou-Han | en_US |
dc.contributor.author | Yen, Li-Chen | en_US |
dc.contributor.author | Chen, Yi-Hsuan | en_US |
dc.contributor.author | Liao, Chia-Chun | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2014-12-08T15:23:48Z | - |
dc.date.available | 2014-12-08T15:23:48Z | - |
dc.date.issued | 2012-08-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16604 | - |
dc.description.abstract | "In this paper, a reliability analysis of symmetric Vertical-channel Ni-SAlicided poly-Si thin-film transistors (VSA-TFTs) is performed for the first time. First, we compare the drain-induced barrier-lowering effect (DIBL) of VSA-TFTs. The VSA-TFTs with thinner gate oxide thickness, an offset structure, and a longer floating n(+) region have better immunity to DIBL. Second, VSA-TFTs with a longer floating n(+) region also have better immunity under hot-carrier (HC) stress and self-heating (SH) stress. However, VSA-TFTs with a shorter floating n(+) region also have better immunity to positive gate bias (PGB) stress. Consequently, in order to optimize reliability characteristics, including SH stress, HC stress, and PGB stress, it is necessary to modulate the length of the floating n(+) region. Third, the PGB stress, rather than SH stress or HC stress, becomes a major issue for VSA-TFTs under the stress bias below 4 V. In other words, PGB stress will dominate the degradation behaviors when the stress bias is not high enough to achieve SH stress and HC stress. Finally, the worst degradation condition of VSA-TFTs under HC stress, similar to that of most TFT devices, occurs when the stress of V-G is less than half of V-D" | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Hot-carrier (HC) stress | en_US |
dc.subject | polycrystalline silicon thin-film transistors (poly-Si TFTs) | en_US |
dc.subject | positive gate bias (PGB) stress | en_US |
dc.subject | self-heating (SH) stress | en_US |
dc.subject | symmetric S/D | en_US |
dc.subject | vertical channel | en_US |
dc.title | Reliability Analysis of Symmetric Vertical-Channel Nickel-Salicided Poly-Si Thin-Film Transistors | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 59 | en_US |
dc.citation.issue | 8 | en_US |
dc.citation.epage | 2160 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000306920200024 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |