完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Yi-Hongen_US
dc.contributor.authorLin, Je-Weien_US
dc.contributor.authorLu, Yi-Hsienen_US
dc.contributor.authorKuo, Rou-Hanen_US
dc.contributor.authorYen, Li-Chenen_US
dc.contributor.authorChen, Yi-Hsuanen_US
dc.contributor.authorLiao, Chia-Chunen_US
dc.contributor.authorKuo, Po-Yien_US
dc.contributor.authorChao, Tien-Shengen_US
dc.date.accessioned2014-12-08T15:23:48Z-
dc.date.available2014-12-08T15:23:48Z-
dc.date.issued2012-08-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://hdl.handle.net/11536/16604-
dc.description.abstract"In this paper, a reliability analysis of symmetric Vertical-channel Ni-SAlicided poly-Si thin-film transistors (VSA-TFTs) is performed for the first time. First, we compare the drain-induced barrier-lowering effect (DIBL) of VSA-TFTs. The VSA-TFTs with thinner gate oxide thickness, an offset structure, and a longer floating n(+) region have better immunity to DIBL. Second, VSA-TFTs with a longer floating n(+) region also have better immunity under hot-carrier (HC) stress and self-heating (SH) stress. However, VSA-TFTs with a shorter floating n(+) region also have better immunity to positive gate bias (PGB) stress. Consequently, in order to optimize reliability characteristics, including SH stress, HC stress, and PGB stress, it is necessary to modulate the length of the floating n(+) region. Third, the PGB stress, rather than SH stress or HC stress, becomes a major issue for VSA-TFTs under the stress bias below 4 V. In other words, PGB stress will dominate the degradation behaviors when the stress bias is not high enough to achieve SH stress and HC stress. Finally, the worst degradation condition of VSA-TFTs under HC stress, similar to that of most TFT devices, occurs when the stress of V-G is less than half of V-D"en_US
dc.language.isoen_USen_US
dc.subjectHot-carrier (HC) stressen_US
dc.subjectpolycrystalline silicon thin-film transistors (poly-Si TFTs)en_US
dc.subjectpositive gate bias (PGB) stressen_US
dc.subjectself-heating (SH) stressen_US
dc.subjectsymmetric S/Den_US
dc.subjectvertical channelen_US
dc.titleReliability Analysis of Symmetric Vertical-Channel Nickel-Salicided Poly-Si Thin-Film Transistorsen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume59en_US
dc.citation.issue8en_US
dc.citation.epage2160en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000306920200024-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000306920200024.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。