完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yen, Shao-Wei | en_US |
dc.contributor.author | Hung, Shiang-Yu | en_US |
dc.contributor.author | Chen, Chih-Lung | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:24:02Z | - |
dc.date.available | 2014-12-08T15:24:02Z | - |
dc.date.issued | 2012-09-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16712 | - |
dc.description.abstract | "An LDPC codec chip supporting four code rates of IEEE 802.15.3c applications is presented. After utilizing row-based layered scheduling, the normalized min-sum (NMS) algorithm can reduce half of the iteration number while maintaining similar performance. According to the unique code structure of the parity-check matrix, a reconfigurable 8/16/32-input sorter is designed to deal with LDPC codes in four different code rates. Both sorter input reallocation and pre-coded routing switch are proposed to alleviate routing complexity, leading to 64% input reduction of multiplexers. In addition, an adder-accumulator-shift register (AASR) circuit is proposed for the LDPC encoder to reduce hardware complexity. After implemented in 65-nm 1P10M CMOS process, the proposed LDPC decoder chip can achieve maximum 5.79-Gb/s throughput with the hardware efficiency of 3.7 Gb/s mm(2) and energy efficiency of 62.4 pJ/b, respectively." | en_US |
dc.language.iso | en_US | en_US |
dc.subject | IEEE 802.15.3c | en_US |
dc.subject | low-density parity-check (LDPC) codes | en_US |
dc.subject | row-based layered scheduling | en_US |
dc.title | A 5.79-Gb/s Energy-Efficient Multirate LDPC Codec Chip for IEEE 802.15.3c Applications | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 47 | en_US |
dc.citation.issue | 9 | en_US |
dc.citation.epage | 2246 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000308007900025 | - |
dc.citation.woscount | 10 | - |
顯示於類別: | 期刊論文 |