標題: On-chip transient detection circuit for system-level ESD protection in CMOS ICs
作者: Ker, Ming-Dou
Yen, Cheng-Cheng
Shih, Pi-Chia
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2006
摘要: A new on-chip transient detection circuit for system-level electrostatic discharge (ESD) protection is proposed in this paper. The circuit performance to detect different positive and negative fast electrical transients has been investigated by HSPICE simulator and verified in silicon chip. The experimental results in a 0.13-mu m CMOS process have confirmed that the proposed on-chip transient detection circuit can detect fast electrical transients during system-level ESD zapping. The proposed transient detection circuit can be further cooperated with power-on reset circuit to improve the immunity of CMOS IC products against system-level ESD stress.
URI: http://hdl.handle.net/11536/17158
http://dx.doi.org/10.1109/CICC.2006.320949
ISBN: 1-4244-0075-9
DOI: 10.1109/CICC.2006.320949
期刊: PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE
起始頁: 361
結束頁: 364
顯示於類別:會議論文


文件中的檔案:

  1. 000243380700082.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。