完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Tien-Yehen_US
dc.contributor.authorHwang, Chih-Hongen_US
dc.contributor.authorLi, Yimingen_US
dc.date.accessioned2014-12-08T15:24:49Z-
dc.date.available2014-12-08T15:24:49Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-4951-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/17262-
dc.identifier.urihttp://dx.doi.org/10.1109/ASQED.2009.5206305en_US
dc.description.abstractIn this study, a three-dimensional "atomistic" coupled device-circuit simulation approach is advanced to investigate the process-variation-effect (PVE) and random dopant fluctuation (RDF) induced characteristic fluctuations in planar metal-oxide-semiconductor field-effect-transistor (MOSFET) static random access memory (SRAM) from 65-nm to 16-nm gate length. Our preliminary results show that the RDF dominates the fluctuation of static noise margin (SNM). As the gate length of the planar MOSFETs scales from 65 nm to 16 nm, the normalized RDF-induced SNM fluctuation increases from 4% to 80%. To reduce the device variability induced fluctuation in circuit, a device with vertical-doping-profile and raised V(th) is employed. The SNM is 3 times larger than the original 16-nm-gate SRAM. Moreover, the normalized RDF-induced SNM fluctuation is reduced by a factor of 2.67. Additionally, a 16-nm-gate silicon-on-insulator fin-type field-effect-transistor is used to further improve the SNM of SRAM. Due to the superior electrostatic integrity and larger effective device width than planar MOSFETs, the SNM of 16-nm-gate FinFET SRAM is six times larger than the original 16 nm SRAM with five times smaller SNM fluctuation. The study investigates the roll-off characteristics of SNM and provides an insight into design of fluctuation resistant nanoscale SRAM.en_US
dc.language.isoen_USen_US
dc.titleProcess-Variation- and Random-Dopant-Induced Static Noise Margin Fluctuation in Nanoscale CMOS and FinFET SRAM Cellsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ASQED.2009.5206305en_US
dc.identifier.journal2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGNen_US
dc.citation.spage24en_US
dc.citation.epage27en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000273597000005-
顯示於類別:會議論文


文件中的檔案:

  1. 000273597000005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。