完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHung, Shao-Fengen_US
dc.contributor.authorHong, Hao-Chiaoen_US
dc.contributor.authorLiang, Sheng-Chuanen_US
dc.date.accessioned2014-12-08T15:25:01Z-
dc.date.available2014-12-08T15:25:01Z-
dc.date.issued2009en_US
dc.identifier.isbn978-0-7695-3864-8en_US
dc.identifier.issn1081-7735en_US
dc.identifier.urihttp://hdl.handle.net/11536/17394-
dc.identifier.urihttp://dx.doi.org/10.1109/ATS.2009.88en_US
dc.description.abstractThis paper proposes I low-cost output response analyzer (ORA) for the built-in-self-test (BIST) Sigma-Delta ADC based on the controlled sine wave fitting (CSWF) method. The ADC under test (AUT) is composed of a design-for-digital-testability (DfDT) second-order E-A modulator and a decimation filter. The CSWF BIST procedure requests in ORA to accept the output of the AUT and calculates the offset, the amplitude of the stimulus tone response, and the total-harmonic-distortion-and-noise (THD+N) power in three successive BIST steps respectively. Each BIST step needs all accumulator to conduct the specified BIST function. By sharing an accumulator for every BIST step, the proposed ORA design contains only 1.9k gates without loss of computational accuracy. The hardware is only 34% of the original design. Simulation results show that the proposed ORA presents accurate SNDR results for the 1 kHz tests.en_US
dc.language.isoen_USen_US
dc.titleA Low-Cost Output Response Analyzer for the Built-in-Self-Test Sigma-Delta Modulator Based on the Controlled Sine Wave Fitting Methoden_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ATS.2009.88en_US
dc.identifier.journal2009 ASIAN TEST SYMPOSIUM, PROCEEDINGSen_US
dc.citation.spage385en_US
dc.citation.epage388en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000275026400065-
顯示於類別:會議論文


文件中的檔案:

  1. 000275026400065.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。