Full metadata record
DC FieldValueLanguage
dc.contributor.authorLee, Ming-Chungen_US
dc.contributor.authorChiueh, Hermingen_US
dc.date.accessioned2014-12-08T15:25:03Z-
dc.date.available2014-12-08T15:25:03Z-
dc.date.issued2006en_US
dc.identifier.isbn978-1-4244-0394-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/17423-
dc.identifier.urihttp://dx.doi.org/10.1109/ICECS.2006.379932en_US
dc.description.abstractRecent research has proposed several low-power design techniques for VLSI circuitry in nano-scale CMOS era. However, these techniques always involve custom layout design or novel EDA flows. In this paper essential low power techniques such as voltage separation, body bias and power switch are implemented in existent place and route (P&R) tools. These techniques enable the possibility to integrated low power techniques into standard Cell-Based physical design flow. The result of these research shows a little overhead in design procedure equally area overhead compare with fully custom design flow. The proposed low power design techniques can be cooperated with modern power management system to enable the power reduction in targeting circuitry with small implementation overheads.en_US
dc.language.isoen_USen_US
dc.titleAn implementation of integrable low power techniques for modem cell-based VLSI designsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICECS.2006.379932en_US
dc.identifier.journal2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3en_US
dc.citation.spage890en_US
dc.citation.epage893en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000252489600222-
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000252489600222.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.