完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYu, Cheng-Yingen_US
dc.contributor.authorChen, Sau-Geeen_US
dc.contributor.authorChih, AndJen-Chuanen_US
dc.date.accessioned2014-12-08T15:25:05Z-
dc.date.available2014-12-08T15:25:05Z-
dc.date.issued2006-01-01en_US
dc.identifier.issn1520-6149en_US
dc.identifier.urihttp://hdl.handle.net/11536/17469-
dc.description.abstractIn this paper, we propose a new CORDIC algorithm and architectures which can generate close-to-optimum rotation sequences easily with small lookup table sizes. This new design is particularly suitable for the applications of adjustable-length FFT. In all, the required number of shift-and-add operations for micro-rotations and scale-factor compensations is only n/2, where n is the output precision. For design verification, we synthesized both serial and pipelined architectures, by using Synopsys Design Complier based on UMC 0.18 mu m, 1P6M CMOS technology. The synthesized 16-bit pipelined FFT PE runs at 222MHz, with a total gate count of 89263 and a low-power consumption of 26.75 mW It meets the FFT speed requirements of most OFDM-based communication systems, including DAB, DVB, 802.16 and VDSL. Compared with a conventional multiplier-based FFT PE and the existing CORDIC-based FFT PE's, the proposed designs has better performances in terms of area, speed and power consumption.en_US
dc.language.isoen_USen_US
dc.titleEfficient cordic designs for multi-mode OFDM FFTen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2006 IEEE International Conference on Acoustics, Speech, and Signal Processing, Vol III, Proceedings: SIGNAL PROCESSING THEORY AND METHODS, DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS, INDUSTRY TECHNOLOGY TRACKSen_US
dc.citation.volumeen_US
dc.citation.issueen_US
dc.citation.spage1036en_US
dc.citation.epage+en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000245559904047-
顯示於類別:會議論文